The hardware design for a genetic algorithm accelerator for packet scheduling problems

Yang Han Lee, Yih Guang Jan, Yun Hsih Chou, Hsien Wei Tseng, Ming Hsueh Chuang, Shiann Tsong Sheu, Yue Ru Chuang, Jei Jung Shen, Chun Chieh Fan

研究成果: 雜誌貢獻期刊論文同行評審

摘要

In the basic genetic algorithm and its variations, they usually process the calculations in a sequential way so that the waiting time for every generation member awaited to be processed increases dramatically when the generation evolution continues. Consequently the algorithm converging rate becomes a serious problem when we try to apply the genetic algorithm in real time system operations such as in the packet scheduling and channels assignment in the fiber optic networks. We first propose in this paper a genetic algorithm accelerator which has the capability not only to accelerate the algorithm convergent rate but also to have its solution to reach the problem's optimum solution. Then we develop hardware blocks such as the blocks of Base Generator, Operation Selector, Delta Calculator, Duplicate Priority Encoder, Abort Priority Encoder and Next Generator, etc. to realize this proposed generic algorithm accelerator. Due to these hardware blocks realizations it will enhance the speed of the algorithm converging rate and make certain its convergent solution reaches the problem's optimum solution.

原文???core.languages.en_GB???
頁(從 - 到)165-174
頁數10
期刊Tamkang Journal of Science and Engineering
11
發行號2
出版狀態已出版 - 6月 2008

指紋

深入研究「The hardware design for a genetic algorithm accelerator for packet scheduling problems」主題。共同形成了獨特的指紋。

引用此