The Design of High Performance Si/SiGe-Based Tunneling FET: Strategies and Solutions

Steve S. Chung, E. R. Hsieh, Y. B. Zhao, J. W. Lee, M. H. Lee

研究成果: 書貢獻/報告類型會議論文篇章同行評審

摘要

The strategy and solutions in the design of tunneling FET for low voltage/power applications will be addressed in this paper. First, the concept of a face-tunneling scheme to provide a sufficient improvement over the conventional point tunneling has been justified by an experiment. By taking advantage of an area-tunneling, in comparison to conventional point-tunneling FET, face-tunneling FET (f-TFET) can be enhanced in its Ion current. This work shows Ion of f-TFET with one-order magnitude Ion enhancement than that of point-TFET(control), and the longer the gate length is, the higher the Ion becomes. However, from experimental results, S.S. of f-TFET is a little worse than that of control. This can be better improved by careful treatment of a special design epi-channel, Next, further improvement of the TFET performance has been proposed by a further design of an improved epitaxial SiGe-based channel structure. The design is based on a raised-drain structure with further improvement on the Ion current and much lower S. S. down to 28mV/dec.

原文???core.languages.en_GB???
主出版物標題2018 IEEE International Conference on Electron Devices and Solid State Circuits, EDSSC 2018
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9781538662342
DOIs
出版狀態已出版 - 9 10月 2018
事件2018 IEEE International Conference on Electron Devices and Solid State Circuits, EDSSC 2018 - Shenzhen, China
持續時間: 6 6月 20188 6月 2018

出版系列

名字2018 IEEE International Conference on Electron Devices and Solid State Circuits, EDSSC 2018

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2018 IEEE International Conference on Electron Devices and Solid State Circuits, EDSSC 2018
國家/地區China
城市Shenzhen
期間6/06/188/06/18

指紋

深入研究「The Design of High Performance Si/SiGe-Based Tunneling FET: Strategies and Solutions」主題。共同形成了獨特的指紋。

引用此