Suggestion for low-power current-sensing complementary pass-transistor logic interconnection

Kuo Hsing Cheng, Liow Yu Yee, Jian Hung Chen

研究成果: 雜誌貢獻會議論文同行評審

摘要

In this paper, a new circuit interconnection scheme of the low-power current-sensing complementary pass-transistor logic (LCSCPTL) is proposed and analyzed. The proposed new circuit scheme using full-swing and non-full-swing output signals to control the NMOS pass transistor logic tree network. Due to the non-full-swing outputs and the current-sensing scheme, the new logic circuit scheme can improve the power dissipation and operation speed. The non-full-swing LCSCPTL is applied to the design of the parallel multiplier. The 4-2 compressors and the conditional carry selection scheme are used in this design to achieve regular layout and improve the operation speed. Moreover, the 1.2 V 8*8-bit parallel multiplier can be fabricated without changing the conventional 5 V CMOS process. The operation speed of the parallel multiplier is 32 ns for 1.2 v supply voltage.

原文???core.languages.en_GB???
頁(從 - 到)1948-1951
頁數4
期刊Proceedings - IEEE International Symposium on Circuits and Systems
3
出版狀態已出版 - 1997
事件Proceedings of the 1997 IEEE International Symposium on Circuits and Systems, ISCAS'97. Part 4 (of 4) - Hong Kong, Hong Kong
持續時間: 9 6月 199712 6月 1997

指紋

深入研究「Suggestion for low-power current-sensing complementary pass-transistor logic interconnection」主題。共同形成了獨特的指紋。

引用此