Software-hardware-cooperated built-in self-test scheme for channel-based DRAMs

Tsung Fu Hsieh, Jin Fu Li, Kuan Te Wu, Jenn Shiang Lai, Chih Yen Lo, Ding Ming Kwai, Yung Fa Chou

研究成果: 書貢獻/報告類型會議論文篇章同行評審

5 引文 斯高帕斯(Scopus)

摘要

Dynamic random access memory (DRAM) is one key component in modern electronic systems. In this paper, we propose a software-hardware-cooperated built-in self-test (SHC-BIST) scheme for the channel-based DRAMs. The testing of DRAMs consists of two major phases: DRAM initialization and DRAM array testing. Typically, the DRAM initialization process is short and executed in the beginning of the DRAM array testing. Thus, it is inefficient to realize it using the dedicated BIST hardware. On the other hand, it is not time efficient if we use the processor (software) to execute the DRAM array testing. Therefore, the SHC-BIST scheme uses a programmable BIST circuit to execute the DRAM array testing and takes advantage of the processor to execute the DRAM initialization and control the programmable BIST circuit such that the test time and hardware cost can be minimized. We verify the SHC-BIST scheme using a system with a LEON3 processor and a multi-channel DRAM.

原文???core.languages.en_GB???
主出版物標題ITC-Asia 2017 - International Test Conference in Asia
發行者Institute of Electrical and Electronics Engineers Inc.
頁面107-111
頁數5
ISBN(電子)9781538630518
DOIs
出版狀態已出版 - 3 11月 2017
事件1st International Test Conference in Asia, ITC-Asia 2017 - Taipei, Taiwan
持續時間: 13 9月 201715 9月 2017

出版系列

名字ITC-Asia 2017 - International Test Conference in Asia

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???1st International Test Conference in Asia, ITC-Asia 2017
國家/地區Taiwan
城市Taipei
期間13/09/1715/09/17

指紋

深入研究「Software-hardware-cooperated built-in self-test scheme for channel-based DRAMs」主題。共同形成了獨特的指紋。

引用此