Rethinking Last-level-cache Write-back Strategy for MLC STT-RAM Main Memory with Asymmetric Write Energy

Yu Pei Liang, Tseng Yi Chen, Yuan Hao Chang, Shuo Han Chen, Pei Yu Chen, Wei Kuan Shih

研究成果: 書貢獻/報告類型會議論文篇章同行評審

3 引文 斯高帕斯(Scopus)

摘要

To meet the requirement of low-power consumption, multi-level-cell STT-RAM (MLC STT-RAM) has been widely regarded as a potential candidate for replacing DRAM-based main memory in the next generation computer architectures because of its high memory cell density, fast read/write performance and zero refresh power consumption. However, MLC STT-RAM has higher power consumption than DRAM while a write operation is performed because MLC STT-RAM sometimes needs to perform a two-step transition to change the originally stored bits to another specifically written bit patterns. As a result, MLC STT-RAM has different power consumption while different bit patterns are written to a memory cell. To the best of our knowledge, a few or none of the previous studies rethink a cache replacement policy to overcome the asymmetric write energy issue of MLC STT-RAM-based main memory. Thus, this study proposes an energy-aware cache replacement policy, namely E-cache, which considers asymmetric write-back power consumption on MLC STT-RAM-based main memory to evict a proper cached data from the last-level cache, so as to minimize system power consumption. The experimental results show that the proposed solution reduces the energy consumption by 36% on average, compared with the LRU.

原文???core.languages.en_GB???
主出版物標題International Symposium on Low Power Electronics and Design, ISLPED 2019
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9781728129549
DOIs
出版狀態已出版 - 7月 2019
事件2019 IEEE/ACM International Symposium on Low Power Electronics and Design, ISLPED 2019 - Lausanne, Switzerland
持續時間: 29 7月 201931 7月 2019

出版系列

名字Proceedings of the International Symposium on Low Power Electronics and Design
2019-July
ISSN(列印)1533-4678

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2019 IEEE/ACM International Symposium on Low Power Electronics and Design, ISLPED 2019
國家/地區Switzerland
城市Lausanne
期間29/07/1931/07/19

指紋

深入研究「Rethinking Last-level-cache Write-back Strategy for MLC STT-RAM Main Memory with Asymmetric Write Energy」主題。共同形成了獨特的指紋。

引用此