Oscillation ring delay test for high performance microprocessors

Wen Ching Wu, Chung Len Lee, Ming Shae Wu, Jwu E. Chen, Magdy S. Abadir

研究成果: 雜誌貢獻期刊論文同行評審

27 引文 斯高帕斯(Scopus)

摘要

This paper proposes a new test scheme, oscillation ring test, and its associated test circuit organization for delay fault testing for high performance microprocessors. For this test scheme, the outputs of the circuit under test are connected to its inputs to form oscillation rings and test vectors which sensitize circuit paths are sought to make the rings oscillate. High speed transition counters or oscillation detectors can then be used to detect whether the circuit is working normally or not. The sensitizable paths of oscillation rings cover all circuit lines, detecting all gate delay faults, a large part of hazard free robust path delay faults and all the stuck-at faults. It has the advantage of testing the circuit at the working speed of the circuit. Also, with some modification, the scheme can also be used to measure the maximum speed of the circuit. The scheme needs minimal simple added hardware, thus ideal for testing, embedded circuits and microprocessors.

原文???core.languages.en_GB???
頁(從 - 到)147-155
頁數9
期刊Journal of Electronic Testing: Theory and Applications (JETTA)
16
發行號1-2
DOIs
出版狀態已出版 - 2000

指紋

深入研究「Oscillation ring delay test for high performance microprocessors」主題。共同形成了獨特的指紋。

引用此