NBTI-aware power gating design

Ming Chao Lee, Yu Guang Chen, Ding Kei Huang, Shih Chieh Chang

研究成果: 書貢獻/報告類型會議論文篇章同行評審

9 引文 斯高帕斯(Scopus)

摘要

A header-based power gating structure inserts PMOS as sleep transistors between the power rail and the circuit. Since PMOS sleep transistors in the functional mode are turned-on continuously, Negative Bias Temperature Instability (NBTI) influences the lifetime reliability of PMOS sleep transistors seriously. To tolerate NBTI effect, sizes of PMOS sleep transistors are normally over-sized. In this paper, we propose a novel NBTI-aware power gating architecture to extend the lifetime of PMOS sleep transistors. In our structure, sleep transistors are switched on/off periodically so that overall turned-on times of sleep transistors are reduced and sleep transistors are less influenced by NBTI effect. The experimental results show that our approach can achieve better lifetime extensions of PMOS sleep transistors than previous works and few area overheads.

原文???core.languages.en_GB???
主出版物標題2011 16th Asia and South Pacific Design Automation Conference, ASP-DAC 2011
頁面609-614
頁數6
DOIs
出版狀態已出版 - 2011
事件2011 16th Asia and South Pacific Design Automation Conference, ASP-DAC 2011 - Yokohama, Japan
持續時間: 25 1月 201128 1月 2011

出版系列

名字Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2011 16th Asia and South Pacific Design Automation Conference, ASP-DAC 2011
國家/地區Japan
城市Yokohama
期間25/01/1128/01/11

指紋

深入研究「NBTI-aware power gating design」主題。共同形成了獨特的指紋。

引用此