High-performance 3D-SRAM architecture design

Chun Lung Hsu, Ching Fen Wu

研究成果: 書貢獻/報告類型會議論文篇章同行評審

7 引文 斯高帕斯(Scopus)

摘要

A high-performance three-dimension (3D) static random access memory (SRAM) architecture design is presented in this paper. The emerging 3D integration technology involves stacking two or more die connected with a very high density and low latency interface. By using array splitting and bank stacking approaches, the wire length of the proposed 3D SRAM architecture design can be effectively reduced resulting in latency and energy reduction benefits. Performance evaluation results show that about 35.8% latency reduction and 29.4% energy saving can be achieved for a 16MB 4-layer stacked 3D SRAM array. With different sizes of a SRAM array, the proposed 3D architecture has also demonstrated great improvement in latency and energy over the conventional 2D design.

原文???core.languages.en_GB???
主出版物標題Proceedings of the 2010 Asia Pacific Conference on Circuit and System, APCCAS 2010
頁面907-910
頁數4
DOIs
出版狀態已出版 - 2010
事件2010 Asia Pacific Conference on Circuit and System, APCCAS 2010 - Kuala Lumpur, Malaysia
持續時間: 6 12月 20109 12月 2010

出版系列

名字IEEE Asia-Pacific Conference on Circuits and Systems, Proceedings, APCCAS

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2010 Asia Pacific Conference on Circuit and System, APCCAS 2010
國家/地區Malaysia
城市Kuala Lumpur
期間6/12/109/12/10

指紋

深入研究「High-performance 3D-SRAM architecture design」主題。共同形成了獨特的指紋。

引用此