@inproceedings{7e9b98475515471db35c585faa8018e4,
title = "Hierarchical floorplan design on the internet",
abstract = "With the proliferation of transistor count in VLSI design, more and more design groups try to figure out a way to efficiently combine their designs. The Internet features distributed computing and resource sharing. Consequently, a hierarchical floorplan design can be adequately solved in the Internet environment. In this paper, we address the problem of area minimization floorplan design in the Internet environment. We propose a novel algorithm, RMG algorithm. Taking advantage of the Internet, RMG algorithm reduces the computing time by shortening the critical path in the floorplan tree. With creating floorplan design in the Internet environment, it can be seen that the Internet advantages Electronic Design Automation (EDA).",
author = "Lin, {Jiann Horng} and Jou, {Jing Yang} and Jiang, {Hui Ru}",
note = "Publisher Copyright: {\textcopyright} 1999 Institute of Electrical and Electronics Engineers Inc.. All rights reserved.; 4th Asia and South Pacific Design Automation Conference, ASP-DAC 1999 ; Conference date: 18-01-1999 Through 21-01-1999",
year = "1999",
doi = "10.1109/ASPDAC.1999.759992",
language = "???core.languages.en_GB???",
series = "Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "189--192",
booktitle = "Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC 1999",
}