Hardware design of the scalable video encoder for the multi-source digital home environment

Zong Hong Li, Hsueh Yi Lin, Tsung Han Tsai

研究成果: 書貢獻/報告類型會議論文篇章同行評審

摘要

In this paper, hardware realization of the scalable video compressor encoder is proposed to achieve the requirement of the multi-source digital home environment. The Proposed 2-D DWT architecture is composed of two 1-D DWT and internal buffer. Moreover, the parallel scanning method is realized to reduce the internal buffer size instead of the conventional line-based scanning method. On the other hand, a pipelined MQ encoder architecture is also proposed to increase the throughput. After the synthesis, the throughput of proposed hardware realization is 93.3M samples/sec by adopting 0.18 μm CMOS technology. The power dissipation is 48.22 mW under 100 MHz clock source. The throughput meets the requirement of real-time processing of a 720p/30 fps video sequence, demanded by the digital home environment.

原文???core.languages.en_GB???
主出版物標題ISPACS 2012 - IEEE International Symposium on Intelligent Signal Processing and Communications Systems
頁面658-662
頁數5
DOIs
出版狀態已出版 - 2012
事件20th IEEE International Symposium on Intelligent Signal Processing and Communications Systems, ISPACS 2012 - Tamsui, New Taipei City, Taiwan
持續時間: 4 11月 20127 11月 2012

出版系列

名字ISPACS 2012 - IEEE International Symposium on Intelligent Signal Processing and Communications Systems

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???20th IEEE International Symposium on Intelligent Signal Processing and Communications Systems, ISPACS 2012
國家/地區Taiwan
城市Tamsui, New Taipei City
期間4/11/127/11/12

指紋

深入研究「Hardware design of the scalable video encoder for the multi-source digital home environment」主題。共同形成了獨特的指紋。

引用此