FPGA demonstration for WLAN-OFDM baseband receiver

Chih Feng Wu, Muh Tian Shiue, Tien Wen Sung, Jeng Shyang Pan

研究成果: 雜誌貢獻期刊論文同行評審

摘要

The FPGA demonstration for WLAN-OFDM baseband receiver is presented in this paper. In this OFDM baseband receiver, the CORDIC computing is employed to realize various arithmetics of baseband signal process and then to reduce the computational complexity of baseband receiver. For a large open office channel with 100 ns RMS delay spread, the measured EVMs of WLAN-OFDM baseband receiver are −13.3, −16.6, −25.4 and −31.0 dB for BPSK, QPSK, 16-QAM and 64-QAM, respectively. Finally, the physical design of WLAN-OFDM baseband receiver with 0.18 µm 1P6M CMOS technology indicates that the core area and power consumption are 1.2 mm2 (1094 µm × 1092 µm) and 33.2 mW, respectively, with supply voltage of 1.8 V and operating clock of 40 MHz.

原文???core.languages.en_GB???
頁(從 - 到)1281-1292
頁數12
期刊Journal of Information Hiding and Multimedia Signal Processing
9
發行號5
出版狀態已出版 - 9月 2018

指紋

深入研究「FPGA demonstration for WLAN-OFDM baseband receiver」主題。共同形成了獨特的指紋。

引用此