Fault analysis on two-level (K + 1)-valued logic circuits

Hui Min Wang, Chung Len Lee, Jwu E. Chen

研究成果: 書貢獻/報告類型會議論文篇章同行評審

摘要

A general form and a set of basic gates in implementing two-level (K + 1)-valued logic circuits are presented. A complete fault analysis on the proposed circuit shows that all fanout stem faults can be collapsed to branch faults. A procedure is derived, based on the fault relationships obtained for fault collapsing. Results show that for a two-level (K + 1)-valued logic circuit, faults can be reduced to 19% of the original total faults.

原文???core.languages.en_GB???
主出版物標題Proceedings of The International Symposium on Multiple-Valued Logic
發行者Publ by IEEE
頁面181-188
頁數8
ISBN(列印)0818626801
出版狀態已出版 - 5月 1992
事件Proceedings of the 22nd International Symposium on Multiple-Valued Logic - Sendai, Jpn
持續時間: 27 5月 199229 5月 1992

出版系列

名字Proceedings of The International Symposium on Multiple-Valued Logic
ISSN(列印)0195-623X

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???Proceedings of the 22nd International Symposium on Multiple-Valued Logic
城市Sendai, Jpn
期間27/05/9229/05/92

指紋

深入研究「Fault analysis on two-level (K + 1)-valued logic circuits」主題。共同形成了獨特的指紋。

引用此