Efficient algorithm and fast hardware implementation for multiply-by-(1+2k)

Chin Long Wey, Ping Chang Jui, Muh Tian Shiue

研究成果: 雜誌貢獻期刊論文同行評審

摘要

A constant multiplier performs a multiplication of a datainput with a constant value. Constant multipliers are essential components in various types of arithmetic circuits, such as filters in digital signal processor (DSP) units, and they are prevalent in modern VLSI designs. This study presents an efficient algorithm and fast hardware implementation for performing multiply-by-(1+2k) operation with additions. No multiplications are needed. The value of (1+2k)N can be computed by adding N to its k-bit left-shifted value 2kN. The additions can be performed by the fulladder- based (FA-based) ripple carry adder (RCA) for simple architecture. This paper introduces the unit cells for additions (UCAs) to construct the UCA-based RCA which achieves 35% faster than the FA-based RCA in speed performance. Further, in order to improve the speed performance, a simple and modular hybrid adder is presented with the proposed UCA concept, where the carry lookahead adder (CLA) as a module and many of the CLA modules are serially connected in a fashion similar to the RCA. Results show that the hybrid adder significantly improves the speed performance.

原文???core.languages.en_GB???
頁(從 - 到)966-974
頁數9
期刊IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
E98A
發行號4
DOIs
出版狀態已出版 - 1 4月 2015

指紋

深入研究「Efficient algorithm and fast hardware implementation for multiply-by-(1+2k)」主題。共同形成了獨特的指紋。

引用此