Effective BIST design for PLA

研究成果: 雜誌貢獻會議論文同行評審

摘要

In this paper, we describe a new design of built-in self test for programmable logic arrays (PLAs). The idea is to use a simple deterministic test pattern generator to generate test patterns such that each cross point in the AND array can be evaluated one after another. The simplest multiple input signature register which uses XQ + 1 as its characteristic polynomial is used to evaluate the test results, where Q is the number of outputs. The final signature can be further compressed into only ONE bit. Instead of determining the probability of fault detection only, in this design, the fault detection capability is analyzed using the stuck-at fault, and the contact fault models. It is shown that all these modeled faults can be detected. This design is shown to give a better trade-off between the cost and the performance of build-in self test designs for PLAs.

原文???core.languages.en_GB???
頁(從 - 到)298-302
頁數5
期刊Proceedings of the Asian Test Symposium
出版狀態已出版 - 1995
事件Proceedings of the 1995 4th Asian Test Symposium - Bangalore, India
持續時間: 23 11月 199524 11月 1995

指紋

深入研究「Effective BIST design for PLA」主題。共同形成了獨特的指紋。

引用此