Design of complementary tilt-gate TFETs with SiGe/Si and III-V integrations feasible for ultra-low-power applications

E. R. Hsieh, Y. S. Lin, Y. B. Zhao, C. H. Liu, C. H. Chien, Steve S. Chung

研究成果: 書貢獻/報告類型會議論文篇章同行評審

1 引文 斯高帕斯(Scopus)

摘要

A new concept of the structure design with an alignment between the maximum band-to-band tunneling rate and electric field has been proposed to enhance the performance of TFETs. It was found that the specific gate of TFET to form an obtuse shape can dramatically improve the on-current of TFET, with over 4 order improvement in comparison to planar ones. This complementary TFET (CTFET) was also demonstrated by SRAM as a benchmark, with SiGe/Si integrated with III-V on Si substrate. In order to increase WNM and RSNM of CTFET SRAM, a new scheme has been adopted, in which SRAM has been successfully demonstrated with operating bias down to 0.3V.

原文???core.languages.en_GB???
主出版物標題2015 Silicon Nanoelectronics Workshop, SNW 2015
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9784863485389
出版狀態已出版 - 24 9月 2015
事件Silicon Nanoelectronics Workshop, SNW 2015 - Kyoto, Japan
持續時間: 14 6月 201515 6月 2015

出版系列

名字2015 Silicon Nanoelectronics Workshop, SNW 2015

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???Silicon Nanoelectronics Workshop, SNW 2015
國家/地區Japan
城市Kyoto
期間14/06/1515/06/15

指紋

深入研究「Design of complementary tilt-gate TFETs with SiGe/Si and III-V integrations feasible for ultra-low-power applications」主題。共同形成了獨特的指紋。

引用此