Design and analysis of a K-band low-phase-noise phase-locked loop with subharmonically injection-locked technique

Yen Liang Yeh, Hong Yeh Chang

研究成果: 雜誌貢獻期刊論文同行評審

4 引文 斯高帕斯(Scopus)

摘要

In this paper, we present design and analysis of a K-band (18 to 26.5 GHz) low-phase-noise phase-locked loop (PLL) with the subharmonically injection-locked (SIL) technique. The phase noise of the PLL with subharmonic injection is investigated, and a modified phase noise model of the PLL with SIL technique is proposed. The theoretical calculations agree with the experimental results. Moreover, the phase noise of the PLL can be improved with the subharmonic injection. To achieve K-band operation with low dc power consumption, a divide-by-3 injection-locked frequency divider (ILFD) is used as a frequency prescaler. The measured phase noise of the PLL without injection is -110 dBc/Hz at 1 MHz offset at the operation frequency of 23.08 GHz. With the subharmonic injection, the measured phase noises at 1 MHz offset are -127, -127, and -119 dBc/Hz for the subharmonic injection number NINJ = 2, 3, and 4, respectively. Moreover, the performance of the proposed PLL with and without SIL technique can be compared with the reported advanced CMOS PLLs.

原文???core.languages.en_GB???
文章編號6968688
頁(從 - 到)1927-1937
頁數11
期刊IEEE Transactions on Ultrasonics, Ferroelectrics, and Frequency Control
61
發行號12
DOIs
出版狀態已出版 - 1 12月 2014

指紋

深入研究「Design and analysis of a K-band low-phase-noise phase-locked loop with subharmonically injection-locked technique」主題。共同形成了獨特的指紋。

引用此