Delay-optimal technology mapping for hard-wired non-homogeneous FPGAs

Hsien Ho Chuang, Jing Yang Jou, C. Bernard Shung

研究成果: 雜誌貢獻期刊論文同行評審

摘要

A delay-optimal technology mapping algorithm is developed on a general model of FPGA with hard-wired non-homogeneous logic block architectures which is composed of different sizes of look-up tables (LUTs) hard-wired together. This architecture has the advantages of short delay of hard-wired connections and area-efficiency of non-homogeneous structure. The Xilinx XC4000 is one commercial example, where two 4-LUTs are hard-wired to one 3-LUT. In this paper, we present a two-dimensional labeling approach and a level-2 node cut algorithm to handle the hard-wired feature. The experimental results show that our algorithm generates favorable results for Xilinx XC4000 CLBs. Over a set of MCNC benchmarks, our algorithm produces results with 17% fewer CLB depth than that of FlowMap in similar CPU time on average, and with 4% fewer CLB depth than that of PDDMAP on average while PDDMAP needs 15 times more CPU time.

原文???core.languages.en_GB???
頁(從 - 到)2545-2551
頁數7
期刊IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
E83-A
發行號12
出版狀態已出版 - 12月 2000

指紋

深入研究「Delay-optimal technology mapping for hard-wired non-homogeneous FPGAs」主題。共同形成了獨特的指紋。

引用此