Compact high-linearity, high-efficiency complementary metal-oxide-semiconductor power amplifier with post-distortion lineariser for wireless local area network and Wireless Gigabit Alliance applications

Kuei Cheng Lin, Hwann Kaeo Chiou, Chun Lin Ko, Po Chang Wu, Hann Huei Tsai, Ying Zong Juang

研究成果: 雜誌貢獻回顧評介論文同行評審

3 引文 斯高帕斯(Scopus)

摘要

This study proposes a post-distortion linearisation technique for 5 and 60 GHz complementary metal-oxide-semiconductor (CMOS) power amplifiers (PAs). The technique improves the output 1 dB gain compression point (OP1dB) and power-added efficiency (PAE) of the PA when the lineariser is turned on. The 5 GHz PA that is fabricated in tsmcTM 0.18 μm CMOS achieves a 16.3 dB gain, a 20 dBm OP1dB and a 32.6% PAE. The linearised 5 GHz PA improves the OP1dB and PAE by 2.3 dB and 3.2% as compared to the PA without lineariser. The difference between the OP1dB and saturated power (Psat) is < 0.2 dB. The 60 GHz PA was implemented in a 90 nm CMOS process with a chip area of 0.57 mm2. The PA achieves a 14.8 dB gain, a 16.8 dBm OP1dB with a 16.3% PAE and a 15 GHz 3 dB bandwidth. The power difference between the OP1dB and Psat is < 0.3 dB. The linearised 60 GHz PA improves the OP1dB and PAE by 3.2 dB and 5.8% as compared to the PA without lineariser.

原文???core.languages.en_GB???
頁(從 - 到)464-470
頁數7
期刊IET Microwaves, Antennas and Propagation
10
發行號4
DOIs
出版狀態已出版 - 19 3月 2016

指紋

深入研究「Compact high-linearity, high-efficiency complementary metal-oxide-semiconductor power amplifier with post-distortion lineariser for wireless local area network and Wireless Gigabit Alliance applications」主題。共同形成了獨特的指紋。

引用此