Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM

Kun Lun Luo, Ming Hsueh Wu, Chun Lung Hsu, Chen An Chen

研究成果: 雜誌貢獻期刊論文同行評審

摘要

Mobile Wide-I/O DRAMs are used in smartphones, tablets, handheld gaming consoles and other mobile devices. The main benefit of the Wide-I/O DRAM over its predecessors (such as LPDDRx DRAMs) is that it offers more bandwidth at lower power. In this paper, we propose a Wide-I/O DRAM built-in self-test design, named WIO-BIST including the local BIST (LO-BIST), global BIST (GL-BIST) and test interface structures, to support the fault detection in memory-die channels and TSVs. It should be noted that, a TSV test scheme is presented embedding the test procedure of TSVs into the memory-die channel test processes to significantly save the test time of TSVs. A logic die and 4 memory-dies stacking configuration is used to act as a dedicated circuit to demonstrate the feasibility of the proposed WIO-BIST design. Experimental results and comparisons show that the proposed WIO-BIST design has good performance in test time reduction with tiny extra area overhead penalty.

原文???core.languages.en_GB???
頁(從 - 到)111-123
頁數13
期刊Journal of Electronic Testing: Theory and Applications (JETTA)
32
發行號2
DOIs
出版狀態已出版 - 1 4月 2016

指紋

深入研究「Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM」主題。共同形成了獨特的指紋。

引用此