@inproceedings{6160727201d44a5eb935a189eda91241,
title = "All digital phase-locked loop using active inductor oscillator and novel locking algorithm",
abstract = "A fast locking all-digital phase-locked loop (ADPLL) with the active inductor oscillator is proposed. An LC-tank DCO with a tunable active inductor can obtain a wider operational frequency range, smaller area and higher signal quality. The proposed frequency and phase locking algorithm can achieve good jitter performance, high frequency accuracy, and low circuit complexity. The ADPLL is designed using a 0.18 um CMOS process. The operational frequency range of the ADPLL is from 318 MHz to 458 MHz. The RMS and the peak-to-peak jitters at 402 MHz are 4.2 ps and 94 ps, respectively. The core size is 390×390 um2. The power consumption is 5.4 mW at 416 MHz.",
author = "Huang, {Tzu Chi} and Huang, {Hong Yi} and Liu, {Jen Chieh} and Cheng, {Kuo Hsing} and Luo, {Ching Hsing}",
year = "2011",
doi = "10.1109/ISCAS.2011.5937608",
language = "???core.languages.en_GB???",
isbn = "9781424494736",
series = "Proceedings - IEEE International Symposium on Circuits and Systems",
pages = "486--489",
booktitle = "2011 IEEE International Symposium of Circuits and Systems, ISCAS 2011",
note = "2011 IEEE International Symposium of Circuits and Systems, ISCAS 2011 ; Conference date: 15-05-2011 Through 18-05-2011",
}