A wide-range DLL-based clock generator with phase error calibration

Kuo Hsing Cheng, Chia Wei Su, Meng Jhe Wu, Yu Ling Chang

研究成果: 書貢獻/報告類型會議論文篇章同行評審

9 引文 斯高帕斯(Scopus)

摘要

In this paper, a wide-range operation and phase error calibration DLL-based clock generator is proposed. By using multi-band voltage controlled delay line (MBVCDL) and frequency multiplier to expand the operation frequency range of clock generator. The proposed clock generator uses detect window phase detector (DWPD) to effectively reduce phase error. The proposed DLL can reduce the maximum phase error form 3.57° to 1.098° of DLL multiphase output at 250MHz. The simulation results show that the proposed DLL operates from 25MHz to 250MHz and the frequency multiplier synthesizes frequency from 250MHz to 2.5GHz. The power dissipation and the peak-to-peak jitter are 10.1mW and 22.6ps at 2.5GHz frequency multiplier output frequency.

原文???core.languages.en_GB???
主出版物標題Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2008
頁面798-801
頁數4
DOIs
出版狀態已出版 - 2008
事件15th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2008 - St. Julian's, Malta
持續時間: 31 8月 20083 9月 2008

出版系列

名字Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2008

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???15th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2008
國家/地區Malta
城市St. Julian's
期間31/08/083/09/08

指紋

深入研究「A wide-range DLL-based clock generator with phase error calibration」主題。共同形成了獨特的指紋。

引用此