A VLSI architecture of 2-D discrete wavelet transform for reducing computation time

Chin Fa Hsieh, Tsung Han Tsai, Cheng Chung Liu

研究成果: 書貢獻/報告類型會議論文篇章同行評審

摘要

In this paper, we propose an efficient VLSI architecture for implementing the forward two-dimensional discrete wavelet transform (2D DWT), which is computed without utilizing the traditional method of rows-by-columns or columns-by-rows. On account of the relation form within the original data, we apply masks of different window sizes to the transform and design the architecture based on these different window masks. On the comparison of the computing time, the proposed architecture requires only N*N/4 clock cycles for an N*N image, while it takes N*N clock cycles for the traditional row-by-column/column-by-row 2D DWT. The proposed architecture has a better performance than other designs reported in the literature.

原文???core.languages.en_GB???
主出版物標題Innovation for Applied Science and Technology
頁面2463-2467
頁數5
DOIs
出版狀態已出版 - 2013
事件2nd International Conference on Engineering and Technology Innovation 2012, ICETI 2012 - Kaohsiung, Taiwan
持續時間: 2 11月 20126 11月 2012

出版系列

名字Applied Mechanics and Materials
284-287
ISSN(列印)1660-9336
ISSN(電子)1662-7482

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2nd International Conference on Engineering and Technology Innovation 2012, ICETI 2012
國家/地區Taiwan
城市Kaohsiung
期間2/11/126/11/12

指紋

深入研究「A VLSI architecture of 2-D discrete wavelet transform for reducing computation time」主題。共同形成了獨特的指紋。

引用此