A phase error calibration DLL with edge combiner for wide-range operation

Po Chun Huang, Chi Jih Shih, Yu Chang Tsai, Kuo Hsing Cheng

研究成果: 書貢獻/報告類型會議論文篇章同行評審

6 引文 斯高帕斯(Scopus)

摘要

In this paper, a technique to reduce the output jitter and the wide-range operation is presented. A wide-range voltage controlled delay line (WRVCDL) uses multi-band to operate on wide-range. The proposed DLL operates from 25MHz to 250MHz. An edge combiner (EC) is used to increase the output frequency range. It synthesizes frequencies from 250MHz to 2.5GHz. The output of EC will be a 50% cycle in all different frequencies. The presented clock generator uses a dynamical phase detector (DPD) to effectively reduce the DLL output jitter from 7.81ps to 5.4ps at 250MHz. In simulation results which show the output jitter is from 16.2p to 11.7p at 2.5GHz by using the calibration. The static phase error of the proposed DLL reduced from 7.35ps to 2.1ps at 250MHz. The proposed DLL has been fabricated in 0.18μm 1P6M CMOS process. The total power consumption is 6.14mW in 2.5GHz with buffer and the core area is 0.033mm2.

原文???core.languages.en_GB???
主出版物標題2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011
頁面1-4
頁數4
DOIs
出版狀態已出版 - 2011
事件2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011 - Bordeaux, France
持續時間: 26 6月 201129 6月 2011

出版系列

名字2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011
國家/地區France
城市Bordeaux
期間26/06/1129/06/11

指紋

深入研究「A phase error calibration DLL with edge combiner for wide-range operation」主題。共同形成了獨特的指紋。

引用此