A low-power delay buffer using gated driver tree

Po Chun Hsieh, Jing Siang Jhuang, Pei Yun Tsai, Tzi Dar Chiueh

研究成果: 雜誌貢獻期刊論文同行評審

12 引文 斯高帕斯(Scopus)

摘要

This paper presents circuit design of a low-power delay buffer. The proposed delay buffer uses several new techniques to reduce its power consumption. Since delay buffers are accessed sequentially, it adopts a ring-counter addressing scheme. In the ring counter, double-edge-triggered (DET) flip-flops are utilized to reduce the operating frequency by half and the C-element gated-clock strategy is proposed. A novel gated-clock-driver tree is then applied to further reduce the activity along the clock distribution network. Moreover, the gated-driver-tree idea is also employed in the input and output ports of the memory block to decrease their loading, thus saving even more power. Both simulation results and experimental results show great improvement in power consumption. A 256 × 8 delay buffer is fabricated and verified in 0.18 μm CMOS technology and it dissipates only 2.56 mW when operating at 135 MHz from 1.8-V supply voltage.

原文???core.languages.en_GB???
文章編號4801521
頁(從 - 到)1212-1219
頁數8
期刊IEEE Transactions on Very Large Scale Integration (VLSI) Systems
17
發行號9
DOIs
出版狀態已出版 - 9月 2009

指紋

深入研究「A low-power delay buffer using gated driver tree」主題。共同形成了獨特的指紋。

引用此