A low-cost Built-in Self-Test scheme for an array of memories

Yu Jen Huang, Che Wei Chou, Jin Fu Li

研究成果: 書貢獻/報告類型會議論文篇章同行評審

5 引文 斯高帕斯(Scopus)

摘要

Modern processor and computation-intensive chips typically use the design style of multi-core chip architecture with identical logic and memory cores. Although memory built-in self-test (BIST) is a mature technique for testing embedded memories, testing multiple small memories using small area cost is still a challenge. This paper proposes a low area-cost BIST scheme for an array of memories and interconnections between memory cores and logic cores. To reduce the area cost without incurring long testing time, the BIST scheme tests multiple identical memories in a pipeline and each memory with a serial test interface. Experimental results show that the proposed BIST scheme has small area cost. For example, the proposed BIST scheme for 16 1024×64-bit RAMs only needs about 0.89% hardware over head.

原文???core.languages.en_GB???
主出版物標題2010 15th IEEE European Test Symposium, ETS'10
頁面75-80
頁數6
DOIs
出版狀態已出版 - 2010
事件2010 15th IEEE European Test Symposium, ETS'10 - Prague, Czech Republic
持續時間: 24 5月 201028 5月 2010

出版系列

名字2010 15th IEEE European Test Symposium, ETS'10

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2010 15th IEEE European Test Symposium, ETS'10
國家/地區Czech Republic
城市Prague
期間24/05/1028/05/10

指紋

深入研究「A low-cost Built-in Self-Test scheme for an array of memories」主題。共同形成了獨特的指紋。

引用此