A hardware efficient 64-QAM low-IF transceiver baseband for broadband communications

Ching Chi Chang, Muh Tian Shiue, Chorng Kuang Wang

研究成果: 書貢獻/報告類型會議論文篇章同行評審

3 引文 斯高帕斯(Scopus)

摘要

This paper presents a hardware efficient VLSI design of digital baseband for 64-QAM communication systems over the last-mile cable network. This VLSI system design involves a cost-efficient architecture of the adaptive equalizer and a two-phase linear architecture of the pulse shaping filters, which reduce the hardware requirement by a factor of four comparing with traditional quadrature direct form FIR filters. In this design, the two-fold carrier recovery loop possesses a pull-in range of ±100kHz (i.e. ±18, 500ppm of the symbol rate) and -82dBc jitter suppression. Based on the proposed multi-staged LMS-based fractionally-spaced equalizer, the receiver realizes the symbol spaced timing recovery in a ±200ppm tolerance of the symbol rate. The acquisition time of the proposed 64-QAM blind adaptive system is 7ms, and the transceiver reaches the operation speed of the case for 32.28Mb/s 64-QAM low-IF digital CATV system over NTSC 6MHz bandwidth channels. Using 0.35μm CMOS technology, the transceiver design occupies a chip area 5.5mm × 5.5mm and power consumption 1.35W (1.0W for RX) when the power supply is 3.3V.

原文???core.languages.en_GB???
主出版物標題Proceedings of 2004 IEEE Asia-Pacific Conference on Advanced System Integrated Circuits
頁面252-255
頁數4
出版狀態已出版 - 2004
事件Proceedings of 2004 IEEE Asia-Pacific Conference on Advanced System Integrated Circuits - Fukuoka, Japan
持續時間: 4 8月 20045 8月 2004

出版系列

名字Proceedings of 2004 IEEE Asia-Pacific Conference on Advanced System Integrated Circuits

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???Proceedings of 2004 IEEE Asia-Pacific Conference on Advanced System Integrated Circuits
國家/地區Japan
城市Fukuoka
期間4/08/045/08/04

指紋

深入研究「A hardware efficient 64-QAM low-IF transceiver baseband for broadband communications」主題。共同形成了獨特的指紋。

引用此