A fast mode decision algorithm and its vlsi design for H.264/AVC intra-prediction

Jia Ching Wang, Jhing Fa Wang, Jar Ferr Yang, Jang Ting Chen

研究成果: 雜誌貢獻期刊論文同行評審

110 引文 斯高帕斯(Scopus)

摘要

In this paper, we present a fast mode decision algorithm and design its VLSI architecture for H.264 intra-prediction. A regular spatial domain filtering technique is proposed to compute the dominant edge strength (DES) to reduce the possible predictive modes. Experimental results revealed that the proposed fast intra-algorithm reduces 40% computation with slight peak signal-to-noise ratio (PSNR) degradation. The designed DES VLSI engine comprises a zigzag converter, a DES finite-state machine (FSM), and a DES core. The former two units handle memory allocation and control flow while the last performs pseudoblock computation, edge filtering, and dominant edge strength extraction. With semicustom design fabricated by 0.18-μm CMOS single-poly-six-metal technology, the realized die size is roughly 0.15 × 0.15 mm2 and can be operated at 66 MHz.

原文???core.languages.en_GB???
頁(從 - 到)1414-1422
頁數9
期刊IEEE Transactions on Circuits and Systems for Video Technology
17
發行號10
DOIs
出版狀態已出版 - 10月 2007

指紋

深入研究「A fast mode decision algorithm and its vlsi design for H.264/AVC intra-prediction」主題。共同形成了獨特的指紋。

引用此