A dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phase-locked loop

Kuo Hsing Cheng, Wei Bin Yang, Shu Chang Kuo

研究成果: 雜誌貢獻會議論文同行評審

2 引文 斯高帕斯(Scopus)

摘要

In this paper, a dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phase-locked loops is proposed and analyzed. The proposed topology is based on two tuning loops: a fine-tuning loop and a coarse-tuning loop. A coarse-tuning loop is used for fast convergence, and a fine-tuning loop is used to complete fine adjustments. The proposed PLL circuit is designed based on the TSMC 0.3 um 1P4M CMOS process with a 3.3V supply voltage. HSPICE simulation shows that the lock time of the proposed PLL can be reduced over 82% in comparison to the conventional PLL. An experimental chip was implemented and measured. The measurement results show that the proposed PLL has fast locking properties.

原文???core.languages.en_GB???
頁(從 - 到)I777-I780
期刊Proceedings - IEEE International Symposium on Circuits and Systems
1
出版狀態已出版 - 2004
事件2004 IEEE International Symposium on Circuits and Systems - Proceedings - Vancouver, BC, Canada
持續時間: 23 5月 200426 5月 2004

指紋

深入研究「A dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phase-locked loop」主題。共同形成了獨特的指紋。

引用此