A block-based architecture for lifting scheme discrete wavelet transform

Chung Hsien Yang, Jia Ching Wang, Jhing Fa Wang, Chi Wei Chang

研究成果: 雜誌貢獻期刊論文同行評審

19 引文 斯高帕斯(Scopus)

摘要

Two-dimensional discrete wavelet transform (DWT) for processing image is conventionally designed by line-based architectures, which are simple and have low complexity. However, they suffer from two main shortcomings - the memory required for storing intermediate data and the long latency of computing wavelet coefficients. This work presents a new block-based architecture for computing lifting-based 2-D DWT coefficients. This architecture yields a significantly lower buffer size. Additionally, the latency is reduced from N2 down to 3N as compared to the line-based architectures. The proposed architecture supports the JPEG2000 default filters and has been realized in ARM-based ALTERA EPXA10 Development Board at a frequency of 44.33 MHz.

原文???core.languages.en_GB???
頁(從 - 到)1062-1071
頁數10
期刊IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
E90-A
發行號5
DOIs
出版狀態已出版 - 5月 2007

指紋

深入研究「A block-based architecture for lifting scheme discrete wavelet transform」主題。共同形成了獨特的指紋。

引用此