A 3.5-GHz 6-Bit CMOS Vector-Summing Phase Shifter with Low Phase and Amplitude Errors Using Area-Resizing Technique

Chia Wei Hsu, Jia Shiang Fu

研究成果: 書貢獻/報告類型會議論文篇章同行評審

1 引文 斯高帕斯(Scopus)

摘要

For a vector-summing phase shifter (VSPS), if the gain of its variable gain amplifiers (VGAs) can be adjusted with fine resolution, low phase and amplitude errors can both be achieved. By adopting area-resizing technique for the design of the VGAs, a 6-bit VSPS is realized using a 0.18-µm CMOS process. Measurement results of the phase shifter show that the RMS phase error is less than 3° and the RMS amplitude error is less than 0.4 dB for more than 2:1 bandwidth.

原文???core.languages.en_GB???
主出版物標題2022 Asia-Pacific Microwave Conference, APMC 2022 - Proceedings
發行者Institute of Electrical and Electronics Engineers Inc.
頁面701-703
頁數3
ISBN(電子)9784902339567
出版狀態已出版 - 2022
事件2022 Asia-Pacific Microwave Conference, APMC 2022 - Yokohama, Japan
持續時間: 29 11月 20222 12月 2022

出版系列

名字Asia-Pacific Microwave Conference Proceedings, APMC
2022-November

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2022 Asia-Pacific Microwave Conference, APMC 2022
國家/地區Japan
城市Yokohama
期間29/11/222/12/22

指紋

深入研究「A 3.5-GHz 6-Bit CMOS Vector-Summing Phase Shifter with Low Phase and Amplitude Errors Using Area-Resizing Technique」主題。共同形成了獨特的指紋。

引用此