@inproceedings{315ee24538af4cdc9ea98a87f0662b08,
title = "A 3 GHz DLL-based clock generator with stuck locking protection",
abstract = "This study presents a 3-GHz DLL-based clock generator with stuck locking protection. In this paper, a proposed duty cycle corrector solves the problem of the sensitivity to half transparent (HT) architecture and the stuck locking error in the DLL simultaneously. Based on the frequency-multiplied technique, the multiphase DLL architecture synthesizes a 3-GHz output clock. The post-layout simulation results are based on TSMC 0.18 μm 1P6M CMOS process. The proposed architecture locks into the input frequency of 250 MHz. Operating at the 3-GHz frequency multiplier output, the simulated peak-to-peak jitter is 2.94 ps and 31.17 ps for the 250-MHz locked frequency and 3-GHz synthesized frequency, respectively. The chip area is less than 0.745 × 0.745 mm 2 and the power consumption is 20.9 m W at a supply of 1.8 V.",
keywords = "Delay-locked loop (DLL), Duty cycle corrector (DCC), Frequency multiplier (FM), Half transparent (HT), Stuck locking",
author = "Tu, {Yo Hao} and Chang, {Hsiang Hao} and Hung, {Cheng Liang} and Cheng, {Kuo Hsing}",
year = "2010",
doi = "10.1109/ICECS.2010.5724465",
language = "???core.languages.en_GB???",
isbn = "9781424481576",
series = "2010 IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2010 - Proceedings",
pages = "106--109",
booktitle = "2010 IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2010 - Proceedings",
note = "2010 IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2010 ; Conference date: 12-12-2010 Through 15-12-2010",
}