A 3 GHz DLL-based clock generator with stuck locking protection

Yo Hao Tu, Hsiang Hao Chang, Cheng Liang Hung, Kuo Hsing Cheng

研究成果: 書貢獻/報告類型會議論文篇章同行評審

1 引文 斯高帕斯(Scopus)

摘要

This study presents a 3-GHz DLL-based clock generator with stuck locking protection. In this paper, a proposed duty cycle corrector solves the problem of the sensitivity to half transparent (HT) architecture and the stuck locking error in the DLL simultaneously. Based on the frequency-multiplied technique, the multiphase DLL architecture synthesizes a 3-GHz output clock. The post-layout simulation results are based on TSMC 0.18 μm 1P6M CMOS process. The proposed architecture locks into the input frequency of 250 MHz. Operating at the 3-GHz frequency multiplier output, the simulated peak-to-peak jitter is 2.94 ps and 31.17 ps for the 250-MHz locked frequency and 3-GHz synthesized frequency, respectively. The chip area is less than 0.745 × 0.745 mm 2 and the power consumption is 20.9 m W at a supply of 1.8 V.

原文???core.languages.en_GB???
主出版物標題2010 IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2010 - Proceedings
頁面106-109
頁數4
DOIs
出版狀態已出版 - 2010
事件2010 IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2010 - Athens, Greece
持續時間: 12 12月 201015 12月 2010

出版系列

名字2010 IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2010 - Proceedings

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???2010 IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2010
國家/地區Greece
城市Athens
期間12/12/1015/12/10

指紋

深入研究「A 3 GHz DLL-based clock generator with stuck locking protection」主題。共同形成了獨特的指紋。

引用此