Verification of systolic architecture designs

Fuyau Lin, Timothy Shih

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

We present a Prolog-based verifier, VSTA, for formal specification and verification of systolic architectures. This specific CAD tool is developed to produce sound and efficient verification process and provide short-cuts to justify systolic array designs. We describe how a systolic array for 2-D matrix multiplication and LU decomposition can be specified and verified with respect to its algorithm.

Original languageEnglish
Title of host publicationPARLE 1992 Parallel Architectures and Languages Europe - 4th International PARLE Conference, Proceedings
EditorsDaniel Etiemble, Jean-Claude Syre
PublisherSpringer Verlag
Pages381-396
Number of pages16
ISBN (Print)9783540555995
DOIs
StatePublished - 1992
Event4th International Parallel Architectures and Languages Europe Conference, PARLE 1992 - Paris, France
Duration: 15 Jun 199218 Jun 1992

Publication series

NameLecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)
Volume605 LNCS
ISSN (Print)0302-9743
ISSN (Electronic)1611-3349

Conference

Conference4th International Parallel Architectures and Languages Europe Conference, PARLE 1992
Country/TerritoryFrance
CityParis
Period15/06/9218/06/92

Fingerprint

Dive into the research topics of 'Verification of systolic architecture designs'. Together they form a unique fingerprint.

Cite this