Testing of non-volatile logic-based system chips

Yong Xiao Chen, Jin Fu Li

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

An non-volatile logic (NVL) -based system chip uses non-volatile storage elements to backup working state of volatile storage elements in sleep mode such that the power of chip can be turned off and zero standby power can be achieved. Since an NVL-based system chip consists of logic circuits and non-volatile storage elements, tests for logic circuits only and for non-volatile memories only are not sufficient for the testing of NVL-based system chips. The interface circuit between the volatile storage element and the non-volatile storage element must be tested as well. This paper presents possible faults occurred in the NVL-based system chips when the backup and restore operations are executed. Then, an effective test method with alternating 0/1 test sequence for detecting the defined backup and restore faults is proposed. In comparison with a straightforward test method, the proposed test method can achieve 41% test time reduction for an NVL-based design with 2537 flip flops.

Original languageEnglish
Title of host publicationProceedings - 23rd Asian Test Symposium, ATS 2014
PublisherIEEE Computer Society
Pages224-229
Number of pages6
ISBN (Electronic)9781479960309
DOIs
StatePublished - 7 Dec 2014
Event23rd Asian Test Symposium, ATS 2014 - Hangzhou, China
Duration: 16 Nov 201419 Nov 2014

Publication series

NameProceedings of the Asian Test Symposium
ISSN (Print)1081-7735

Conference

Conference23rd Asian Test Symposium, ATS 2014
Country/TerritoryChina
CityHangzhou
Period16/11/1419/11/14

Fingerprint

Dive into the research topics of 'Testing of non-volatile logic-based system chips'. Together they form a unique fingerprint.

Cite this