@inproceedings{c7f419abe8f44f6c8451c1c3b5441639,
title = "Design of antenna-configurable MIMO detector with high speed sorting architectures",
abstract = "In this paper, we propose an improved antenna-configurable MIMO detector combining with a high speed sorting architecture. The Codebook Enumeration (CBE) is applied to take advantages in multiple antenna configurations and signal modulations. The Parallel-Slice Merge Algorithm (PSMA) and Parallel Bubble-Slice Sort (PBSS) are also adopted to accelerate sorting speed. The proposed design applies pipelined architecture to speed up the operational frequency. Furthermore, Shift-Multiplier (SM) is also applied to reduce the critical timing path and circuit complexity. The proposed hardware circuit is realized in 90nm CMOS technology, and can operate at the maximum frequency 281MHz and the power consumption is 54.66mW.",
author = "Long, {Syu Siang} and Huang, {Hsuan Kuei} and Jao, {Chin Kuo} and Shiue, {Muh Tian}",
year = "2012",
doi = "10.1109/ITST.2012.6425302",
language = "???core.languages.en_GB???",
isbn = "9781467330701",
series = "2012 12th International Conference on ITS Telecommunications, ITST 2012",
pages = "843--847",
booktitle = "2012 12th International Conference on ITS Telecommunications, ITST 2012",
note = "2012 12th International Conference on ITS Telecommunications, ITST 2012 ; Conference date: 05-11-2012 Through 08-11-2012",
}