Built-in self-test design for fault detection and fault diagnosis in SRAM-based FPGA

Chun Lung Hsu, Ting Hsuan Chen

Research output: Contribution to journalArticlepeer-review

37 Scopus citations

Abstract

This paper presents a built-in self-test (BIST) design for fault detection and fault diagnosis of static-RAM (SRAM)-based field-programmable gate arrays (FPGAs). The proposed FPGA BIST structure can test both the interconnect resources [wire channels and programmable switches (PSs)] and lookup tables (LUTs) in the configurable logic blocks (CLBs). The test pattern generator and output response analyzer are configured by existing CLBs in FPGAs; thus, no extra area overhead is needed for the proposed BIST structure. The target fault detection/ diagnosis of the proposed BIST structure are open/short and delay faults in the wire channels, stuck on/off faults in PSs, and stuck-at-0/1 faults in LUTs. The applications on XC4000-series FPGAs show that 100% fault coverage of the proposed FPGA BIST structure can be obtained. Additionally, the test results reveal that good performance in fault detection and fault diagnosis on both interconnect resources and CLBs can be achieved at levels similar to those required in previous works.

Original languageEnglish
Pages (from-to)2300-2315
Number of pages16
JournalIEEE Transactions on Instrumentation and Measurement
Volume58
Issue number7
DOIs
StatePublished - 2009

Keywords

  • Built-in self-test (BIST)
  • Configurable logic block (CLB)
  • Fault coverage
  • Fault diagnosis
  • Field-programmable gate array (FPGA)

Fingerprint

Dive into the research topics of 'Built-in self-test design for fault detection and fault diagnosis in SRAM-based FPGA'. Together they form a unique fingerprint.

Cite this