An efficient approach for hierarchical submodule extraction

Yi Wei Lin, Jing Yang Jou

Research output: Contribution to journalConference articlepeer-review

Abstract

The growth of modern IC design complexity leads the consistency check and design verification during every level in design flow to be an important and challenged issue. In this paper, we propose an efficient approach to rebuild the hierarchical level from low level circuits. Our approach is based on the structure equivalent expansion algorithm to find repeated submodules in every circuit level to reconstruct circuit hierarchy. Without any addition library information, our approach is quite efficient in both time and space complexities by using only flatten netlists. The experiments on many real circuits containing combinational, sequential, and memory circuits show that our approach can rebuild most circuit hierarchical levels and also reduce the verification effort of the circuits.

Original languageEnglish
Pages (from-to)V-237-V-240
JournalProceedings - IEEE International Symposium on Circuits and Systems
Volume5
StatePublished - 2004
Event2004 IEEE International Symposium on Cirquits and Systems - Proceedings - Vancouver, BC, Canada
Duration: 23 May 200426 May 2004

Fingerprint

Dive into the research topics of 'An efficient approach for hierarchical submodule extraction'. Together they form a unique fingerprint.

Cite this