An efficient approach for error diagnosis in HDL design

Che Hua Shi, Jing Yang Jou

Research output: Contribution to journalConference articlepeer-review

11 Scopus citations

Abstract

The growing of the modern design complexity leads the design error diagnosis to be a challenge for designers. In this paper, we propose an efficient approach for design error diagnosis automatically for designs in HDL. This approach can handle multiple errors occurring in a HDL design simultaneously with only one test case by analyzing the simulation outputs of the incorrect implementation. Furthermore, this approach reduces the error space by eliminating those statements that have no or lower possibility to become the error sources with retaining at least one error source in it. Hence, the effort spent on the debugging process can be greatly reduced.

Original languageEnglish
Pages (from-to)IV732-IV735
JournalProceedings - IEEE International Symposium on Circuits and Systems
Volume4
StatePublished - 2003
EventProceedings of the 2003 IEEE International Symposium on Circuits and Systems - Bangkok, Thailand
Duration: 25 May 200328 May 2003

Fingerprint

Dive into the research topics of 'An efficient approach for error diagnosis in HDL design'. Together they form a unique fingerprint.

Cite this