A comparison of fault injection experiments under different verification environments

Kuen Long Leu, Yung Yuan Chen, Jwu E. Chen

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

4 Scopus citations

Abstract

The main work of this paper is to characterize the dependability of fault-tolerant systems by using two different hardware design environments (SystemC and VHDL). For SystemC, we inject errors into the components' outputs, whereas faults into the inside of components for VHDL. The difference of the simulation results between SystemC and VHDL is discussed thoroughly through observing two parameters: one is the probability of a fault causing an effective error and another is the relationship between fault duration and error duration. The above two parameters dominate the discrepancy between the two different platforms. The experimental results show the effect of the parameters on the error coverage. This study can promote the fault-tolerant design and verification environment to a higher abstraction level.

Original languageEnglish
Title of host publicationFourth International Conference on Information Technology and Applications, ICITA 2007
Pages582-587
Number of pages6
StatePublished - 2007
Event4th International Conference on Information Technology and Applications, ICITA 2007 - Harbin, China
Duration: 15 Jan 200718 Jan 2007

Publication series

NameFourth International Conference on Information Technology and Applications, ICITA 2007

Conference

Conference4th International Conference on Information Technology and Applications, ICITA 2007
Country/TerritoryChina
CityHarbin
Period15/01/0718/01/07

Keywords

  • Error/fault injection
  • Fault-tolerant verification platform
  • Hardware design language
  • SystemC

Fingerprint

Dive into the research topics of 'A comparison of fault injection experiments under different verification environments'. Together they form a unique fingerprint.

Cite this